

# **Digital FIR Filter**

Building Block, 10MHz

The TDC1028 is a video-speed, TTL compatible bit-slice building block for Finite Impulse Response (FIR) digital filters and multi-bit digital correlators. It is used independently in the coefficient and signal data word dimensions as a bit-slice processor. Word lengths can be multiples of four bits. Two's complement or unsigned magnitude operation is independently selectable for both coefficients and signal data words.

The TDC1028 provides eight delay stages, eight multipliers, and eight adders in a single integrated circuit. Eight coefficient storage registers are also provided for ease in programming filter characteristics and to make correlation possible. One coefficient may be changed every clock cycle. The delay registers and the adder pipeline registers have been merged for efficiency.

### **Features**

- 10MHz Throughput Rate
- · Eight Coefficients

- Cascadable (To > 36 Taps) Without External Components
- 4-Bit Coefficient And Signal Data Words
- Independently Expandable Coefficient And Signal Word Length
- Independently Selectable Format For Coefficients And Signal Data Words (Two's Complement Or Unsigned Magnitude)
- Available In A 48 Pin Hermetic Ceramic DIP Package
- Radiation Hard Bipolar Process
- Single +5V Power Supply
- TTL Compatible

# **Applications**

- Digital Video Filters
- Matched Filters
- Pulse Compression
- Multi-Bit Correlation
- · Waveform Synthesis
- Adaptive Filters



# **Functional Block Diagram**



Phone: (619) 457-1000 FAX: (619) 455-6314



## **Functional Block Diagram**



## Pin Assignments



48 Lead DIP - J4 Package



# **Functional Description**

#### **General Information**

The TDC1028 has four internal functions: delay, multiplication, addition, and coefficient storage. These functions are connected to form a building block for finite impulse response filters or correlators. Cascading inputs are provided to allow the construction of filters or correlators of arbitrary length. The

basic word size for coefficients and data is four bits. The order of the operations has been changed from the canonical form to permit the merging of delay and pipelining registers (see Figure 1).

#### Power

The TDC1028 operates from a single +5 Volt supply. All power and ground lines must be connected.

| Name            | Function                | Value | J4 Package |
|-----------------|-------------------------|-------|------------|
| v <sub>cc</sub> | Positive Supply Voltage | +5.0V | Pin 36     |
| GND             | Ground                  | 0.0V  | Pins 13,37 |

#### Inputs

The TDC1028 has three types of inputs: signal data, coefficients, and sum (cascading) inputs.

| Name             | Function                | Value | J4 Package |
|------------------|-------------------------|-------|------------|
| DI <sub>3</sub>  | Signal Data Input MSB   | Πι    | Pin 24     |
| DI2              |                         | ΠL    | Pin 23     |
| DI <sub>1</sub>  |                         | ΠL    | Pin 22     |
| DIO              | Signal Data Input LSB   | ΠL    | Pin 21     |
| Cl <sub>3</sub>  | Coefficient Input MSB   | TTL   | Pin 33     |
| CI <sub>2</sub>  |                         | ΠL    | Pin 32     |
| CI <sub>1</sub>  |                         | πι    | Pin 31     |
| Ci <sub>O</sub>  | Coefficient Input LSB   | TTL   | Pin 30     |
| SI <sub>12</sub> | Cascading Sum Input MSB | TTL   | Pin 14     |
| SI <sub>11</sub> |                         | ΠL    | Pin 12     |
| SI <sub>10</sub> |                         | ΠL    | Pin 11     |
| Sig              |                         | ΠL    | Pin 10     |
| SIB              |                         | ΠL    | Pin 9      |
| SI <sub>7</sub>  |                         | ΠL    | Pin 8      |
| SI <sub>6</sub>  |                         | ΠL    | Pin 7      |
| SI <sub>5</sub>  |                         | Πτι   | Pin 6      |
| SI <sub>4</sub>  |                         | ΠL    | Pin 5      |
| SI <sub>3</sub>  |                         | TTL   | Pin 4      |
| SI <sub>2</sub>  |                         | ΠL    | Pin 3      |
| SI <sub>1</sub>  |                         | ΠL    | Pin 2      |
| Si <sub>0</sub>  | Cascading Sum Input LSB | Пι    | Pin 1      |



### **Data Outputs**

The TDC1028 has two outputs: a sum output and a data output. The data output is used to connect one TDC1028 to

the next (cascading) for greater filter or correlation length. The sum output is used both for cascading and signal output.

| Name             | Function        | Value | J4 Package |
|------------------|-----------------|-------|------------|
| SO <sub>12</sub> | Sum Output MSB  | ΠL    | Pin 34     |
| SO <sub>11</sub> |                 | ΠL    | Pin 35     |
| <sup>SO</sup> 10 |                 | TTL   | Pin 38     |
| 50g              |                 | ΠL    | Pin 39     |
| 80 <sub>8</sub>  |                 | πι    | Pin 40     |
| 50 <sub>7</sub>  |                 | ΠL    | Pin 41     |
| 50 <sub>6</sub>  |                 | ΠL    | Pin 42     |
| 50 <sub>5</sub>  |                 | ΠL    | Pin 43     |
| 50 <sub>4</sub>  |                 | TTL   | Pin 44     |
| 50 <sub>3</sub>  |                 | ΠL    | Pin 45     |
| 50 <sub>2</sub>  |                 | ΠL    | Pin 46     |
| 01               |                 | ΠL    | Pin 47     |
| 30 <sub>0</sub>  | Sum Output LSB  | TTL   | Pin 48     |
| 003              | Data Output MSB | ΠL    | Pin 25     |
| 102              | :               | πι    | Pin 26     |
| 101              |                 | TTL   | Pin 27     |
| 10 <sub>0</sub>  | Data Output LSB | TTL   | Pin 28     |

#### Clocks

The TDC1028 operates synchronously from a single master clock, which can be clocked at up to 10MHz. All internal circuitry is static; there is no minimum clock frequency required. The rising edge of CLK latches the Coefficient Input

 $(Cl_{3-0})$ , the Coefficient Address  $(CA_{2-0})$ , and the Coefficient Write Enable control  $(\overline{CWE})$ . If  $\overline{CWE}$  is LOW, a new coefficient will be loaded into the selected coefficient register at the next rising edge of CLK, as shown in Figure 4.

| Name | Function | Value | J4 Package |  |  |
|------|----------|-------|------------|--|--|
| CLK  | Clock    | Πι    | Pin 20     |  |  |

#### **Controls**

The TDC1028 has six control inputs. TCC and TCD control the interpretation of the data and coefficients as two's complement or unsigned magnitude numbers. These inputs provide two's complement operation for the respective input when a logic

HIGH is applied, and unsigned magnitude operation when a logic LOW is applied. One active LOW input  $(\overline{CWE})$  controls the writing of a coefficient, and three inputs  $(CA_{2-0})$  control the selection of which coefficient is to be written

| Name            | Function                      | Value | J4 Package |
|-----------------|-------------------------------|-------|------------|
| TCC             | Two's Complement Coefficients | TTL   | Pin 19     |
| TCD             | Two's Complement Data         | TTL   | Pin 18     |
| CWE             | Coefficient Write Enable      | TTL   | Pin 29     |
| CA <sub>2</sub> | Coefficient Address MSB       | TTL   | Pin 15     |
| CA1             |                               | TTL   | Pin 16     |
| CAO             | Coefficient Address LSB       | πι    | Pin 17     |



Figure 1.



TDC1028 EQUIVALENT ARCHITECTURE



Figure 2.





Figure 3.









Figure 5.





Figure 6. Equivalent Input Circuit



Figure 7. Equivalent Output Circuit



Figure 8. Test Load





# Absolute maximum ratings (beyond which the device will be damaged) 1

| Supply Voltag | ge                                                             |
|---------------|----------------------------------------------------------------|
| Input         |                                                                |
|               | Applied voltage0.5 to +5.5V <sup>2</sup>                       |
|               | Forced current                                                 |
| Output        |                                                                |
|               | Applied voltage (measured to D <sub>GND</sub> )                |
|               | Applied current, externally forced                             |
|               | Short-circuit duration (single output in HIGH state to ground) |
| Temperature   |                                                                |
|               | Operating, case                                                |
|               | junction175°C                                                  |
|               | Lead, soldering (10 seconds)                                   |
|               | Storage65 to 150°C                                             |
|               |                                                                |

#### Notes:

- Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
- 2. Applied voltage must be current limited to specified range, and measured with respect to GND.
- 3. Forcing voltage must be limited to specified range.
- 4. Current is specified as conventional current flowing into the device.

### **Operating conditions**

|                  |                                        | Temperature Range |     |      |          |     |      |       |
|------------------|----------------------------------------|-------------------|-----|------|----------|-----|------|-------|
|                  |                                        | Standard          |     |      | Extended |     |      |       |
| Paran            | neter                                  | Min               | Nom | Max  | Min      | Nom | Max  | Units |
| V <sub>CC</sub>  | Supply Voltage                         | 4.75              | 5.0 | 5.25 | 4.5      | 5.0 | 5.5  | ٧     |
| t <sub>PWL</sub> | Clock Pulse Width, LOW                 | 41                |     |      | 65       |     |      | ns    |
| t <sub>PWH</sub> | Clock Pulse Width, HIGH                | 55                | _   |      | 65       |     |      | ns    |
| t <sub>CY</sub>  | Clock Cycle Time                       | 100               |     |      | 135      |     |      | ns    |
| ts               | Input Setup Time                       |                   |     |      |          |     |      |       |
|                  | Data In, Sum In                        | 15                |     |      | 15       |     |      | ns    |
|                  | Coefficient In, Coefficient Address In | 25                |     |      | 25       |     |      | ns    |
|                  | Coefficient Write Enable               | 30                |     |      | 30       |     |      | пѕ    |
| <sup>t</sup> H   | Input Hold Time (All inputs)           | 5                 |     |      | 5        |     |      | ns    |
| V <sub>IL</sub>  | Input Voltage, Logic LOW               |                   |     | 0.8  |          |     | 0.8  |       |
| VIH              | Input Voltage, Logic HIGH              | 2.0               |     |      | 2.0      |     |      | ٧     |
| loL              | Output Current, Logic LOW              |                   |     | 4.0  |          |     | 4.0  | mA    |
| ОН               | Output Current, Logic HIGH             |                   |     | -400 |          |     | -400 | μА    |
| TA               | Ambient Temperature, Still Air         | 0                 |     | 70   |          |     |      | °C    |
| T <sub>C</sub>   | Case Temperature                       |                   |     |      | -55      |     | +125 | °C    |



# Electrical characteristics within specified operating conditions

|                 |                                  |                                                                            | Temperature Range |       |      |       |       |
|-----------------|----------------------------------|----------------------------------------------------------------------------|-------------------|-------|------|-------|-------|
|                 |                                  |                                                                            | Star              | ndard | Exte | ended |       |
| Para            | neter                            | Test Conditions                                                            | Min               | Max   | Min  | Max   | Units |
| Icc             | Supply Current                   | V <sub>CC</sub> = Max, Static                                              |                   |       |      |       |       |
| ••              |                                  | T <sub>A</sub> = 0°C to 70°C                                               |                   | 700   | l    |       | mA    |
|                 |                                  | T <sub>A</sub> = 70°C                                                      |                   | 550   |      |       | mA    |
|                 |                                  | $T_C = -55^{\circ}C \text{ to } 125^{\circ}C$                              |                   |       |      | 900   | mA    |
|                 |                                  | T <sub>C</sub> = 125°C                                                     |                   |       |      | 500   | mA    |
| <u> </u>        | Input Current, Logic LOW         | V <sub>CC</sub> = Max, V <sub>1</sub> = 0.4V                               |                   |       |      |       |       |
|                 |                                  | Data Inputs                                                                | _                 | -0.4  |      | -0.4  | mA    |
|                 |                                  | Clock Input                                                                |                   | -1.0  |      | - 1.0 | mA    |
| I <sub>IH</sub> | Input Current, Logic HIGH        | V <sub>CC</sub> = Max, V <sub>I</sub> = 2.4V                               | 1                 |       |      |       | Ī     |
| ,,,             | -                                | Data Inputs                                                                |                   | 75    |      | 75    | μΑ    |
|                 |                                  | Clock Input                                                                | [                 | 75    |      | 75    | μΑ    |
| 1               | Input Current, Max Input Voltage | V <sub>CC</sub> = Max, V <sub>I</sub> = 5.5V                               |                   | 1.0   |      | 1.0   | mA    |
| VOL             | Output Voltage, Logic LOW        | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max                               |                   | 0.5   |      | 0.5   | ٧     |
| VOH             | Output Voltage, Logic HIGH       | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max                               | 2.4               |       | 2.4  |       | V     |
| los             | Short-Circuit Output Current     | V <sub>CC</sub> = Max, Output HIGH, one pin to ground, one second duration |                   | -50   |      | - 50  | mA    |
| Ci              | Input Capacitance                | T <sub>Δ</sub> = 25°C, F = 1MHz                                            |                   | 15    |      | 15    | pF    |
| $c_0$           | Output Capacitance               | T <sub>A</sub> = 25°C, F = 1MHz                                            |                   | 15    |      | 15    | pF    |

## Switching characteristics within specified operating conditions 1

|                             |                                                            | Temperature Range |     |          |     |       |  |
|-----------------------------|------------------------------------------------------------|-------------------|-----|----------|-----|-------|--|
|                             |                                                            | Standard          |     | Extended |     | ì     |  |
| Parameter                   | Test Conditions                                            | Min               | Max | Min      | Max | Units |  |
| t <sub>CY</sub> Cycle Time  | V <sub>CC</sub> = Min                                      |                   | 100 |          | 135 | ns    |  |
| t <sub>D</sub> Output Delay | V <sub>CC</sub> = Min, Test Load: V <sub>LOAD</sub> = 2.2V | Ī                 | 30  | l        | 35  | ns    |  |

Note:

<sup>1.</sup> All transitions are measured at a 1.5V level.

**TDC1028** 



### **Application Notes**

More than one TDC1028 may be connected together to form filters of greater length, greater signal data resolution, and/or greater coefficient resolution.

The simplest form of expansion is length. Each TDC1028 has a data and a sum input, and a data and a sum output. To make a filter of greater length, connect the data and sum outputs to the data and sum inputs of the next device, as shown in Figures 2 and 3. This procedure is used for each section of a filter built with higher resolution for signal data and coefficients. Note that the sum inputs of the first device in a series (the one to which signal data is directly applied) must be supplied with a "zero" input (that is, all sum input pins must be grounded). This form of expansion is also used in combination with increased resolution, and is directly applicable to those cases.

Two options are available for increased resolution. The first method uses external adders and pipeline registers, the second uses the internal adders and pipeline registers of the TDC1028. Block diagrams of these methods are shown in Figures 9 and 10. The second method significantly increases latency; the output experiences a significant delay with respect to that of an ideal but causal Finite Impulse Response filter.

This section discusses the increasing of signal data and coefficient resolution when both signal data and coefficients are given in two's complement notation. For additional information, refer to TRW LSI Products Application Note TP-22.

The basic approach is to divide the word that requires greater resolution into two or more parts of four bits each. A separate

section will be needed for every four bits or fraction thereof. Usually, both signal data words and coefficients will be divided. Next, a filter section is assigned to each possible combination of non-overlapping 4-bit groups of signal data with 4-bit groups of coefficients. (A filter section is assigned for each element in the cross-product of the signal data and coefficient data word spaces.) This process is shown in Figure 3, which illustrates division into 4-bit segments, used with both options for increasing resolution.

The choice is made between the adder option and the no-adder option. If the adder option is chosen, a pipelined adder must be designed using MSI components. A complete 16-tap filter using 8-bit signal data words and 8-bit coefficients is shown in Figure 9. Care must be taken to assure that the outputs of each of the sections are properly weighted. Note that the Two's Complement Data (TCD) pin should be active only in the sections which have the MSD of the data word as the input. Likewise, the Two's Complement Coefficient (TCC) pin should be active only on the sections which have the MSD of the coefficient word as the input.

However, another approach is possible. The TDC1028 has internal adders which are not used in the above configuration. Those are the adders in the first device in each section. By introducing suitable delays, these adders can be used to increase resolution without using external adders. A sample circuit, a complete 16-tap filter using 8-bit signal data words and 8-bit coefficients, is shown in Figure 10. Notice that this introduces an eighteen sample delay in the signal path. The necessary 8-bit wide by 9 or 18 stage long shift registers are provided by TRW's TDC1011.

Figure 9.





Figure 10.



## **Ordering Information**

| Product<br>Number | Temperature Range                                   | Screening        | Package                     | Package<br>Marking |
|-------------------|-----------------------------------------------------|------------------|-----------------------------|--------------------|
| TDC1028J4C        | $STD - T_A = 0^{\circ}C \text{ to } 70^{\circ}C$    | Commercial       | 48 Pin Hermetic Ceramic DIP | 1028J4C            |
| TDC1028J4A        | $EXT - T_C = -55^{\circ}C \text{ to } 125^{\circ}C$ | High Reliability | 48 Pin Hermetic Ceramic DIP | 1028J4A            |

All parameters contained in this specification are guaranteed by design, characterization, sample testing or 100% testing as appropriate. TRW reserves the right to change products and specifications without notice. This information does not convey any license under patent rights of TRW Inc. or others.

Life Support Policy — TRW LSI Products Inc. components are not designed for use in life support applications, wherein a failure or malfunction of the component can reasonably be expected to result in personal injury. The user of TRW LSI Products Inc. components in life support applications assumes all risk of such use and indemnifies TRW LSI Products Inc. against all damages.